• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
成果搜索

author:

Zhuang, Zhen (Zhuang, Zhen.) [1] | Liu, Genggeng (Liu, Genggeng.) [2] (Scholars:刘耿耿) | Huang, Xing (Huang, Xing.) [3] | Jia, Xiaotao (Jia, Xiaotao.) [4] | Liu, Wen-Hao (Liu, Wen-Hao.) [5] | Guo, Wenzhong (Guo, Wenzhong.) [6] (Scholars:郭文忠)

Indexed by:

EI Scopus

Abstract:

As the scale of VLSI circuits and fabrication costs increase rapidly, multi-FPGA prototyping systems are widely adopted in industry to make logic verification faster and cheaper. Since routing signals can usually exceed the number of I/O pins in an FPGA, timing division multiplexing (TDM) technique is required to solve this problem. FPGA routing for developing a prototyping system is a big challenge due to the signal delay of TDM. This paper presents MSFRoute, a multi-stage FPGA routing framework for timing division multiplexing technique, to optimize the signal delay and the routability for prototyping systems. In this work, a TDM ratios assignment algorithm with an efficient parallelization method is proposed to optimize inter-FPGA signal delay. Meanwhile, we propose a practical system clock period optimization method to solve critical signal delay problem. Experimental results show that our routing framework reduces TDM ratios by up to 88.3% with an average reduction rate of 41.8%. With the proposed parallelization method, total flow of MSFRoute can get up to 4.38X speedup with a 2.77X speedup on average. © 2020 Association for Computing Machinery.

Keyword:

Field programmable gate arrays (FPGA) Timing circuits VLSI circuits

Community:

  • [ 1 ] [Zhuang, Zhen]Fuzhou University, Fujian, China
  • [ 2 ] [Liu, Genggeng]Fuzhou University, Fujian, China
  • [ 3 ] [Huang, Xing]Fuzhou University, Fujian, China
  • [ 4 ] [Jia, Xiaotao]Beihang University, Beijing, China
  • [ 5 ] [Liu, Wen-Hao]Block Implementation, ICD, Cadence Design Systems, Austin; TX, United States
  • [ 6 ] [Guo, Wenzhong]Fuzhou University, Fujian, China

Reprint 's Address:

Email:

Show more details

Version:

Related Keywords:

Related Article:

Source :

Year: 2020

Page: 107-112

Language: English

Cited Count:

WoS CC Cited Count:

SCOPUS Cited Count: 5

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 0

Online/Total:77/10022248
Address:FZU Library(No.2 Xuyuan Road, Fuzhou, Fujian, PRC Post Code:350116) Contact Us:0591-22865326
Copyright:FZU Library Technical Support:Beijing Aegean Software Co., Ltd. 闽ICP备05005463号-1