Indexed by:
Abstract:
本文设计了用于14bit逐次逼近型模数转换器(SAR ADC)的DAC电路.针对该DAC,介绍一种全差分分段电容阵列结构以缩小DAC的版图面积;高二位权电容采用热码控制,用以改善高位电容在转换时跳变的尖峰以及DAC的单调性;对电容阵列采用数字校准技术,减小电容阵列存在的失配,以提高SAR ADC精度.校准前,SAR ADC的INL达到10LSB,DNL达到4LSB;与校准前相比,校准后,INL<0.5LSB,DNL<0.6LSB.仿真结果表明,本DAC设计极大改善SAR ADC的性能,已达到设计要求.
Keyword:
Reprint 's Address:
Email:
Version:
Source :
中国集成电路
ISSN: 1681-5289
CN: 11-5209/TN
Year: 2010
Issue: 11
Volume: 19
Page: 29-33
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count: -1
Chinese Cited Count:
30 Days PV: 3
Affiliated Colleges: