Indexed by:
Abstract:
In this paper, we present a new data structure element for constructing a Huffman tree, and a new algorithm is developed to improve the efficiency of Huffman coding by constructing the Huffman tree synchronously with the generation of codewords. The improved algorithm is adopted in a VLSI architecture for a Huffman encoder. The VLSI implementation is realized using the Verilog hardware description language and simulated by Modelsim. The proposed scheme achieves rapid coding speed with a gate count of 9.962 K using SMIC 0.18 micron standard library cells. © IEICE 2017.
Keyword:
Reprint 's Address:
Email:
Source :
IEICE Electronics Express
ISSN: 1349-2543
Year: 2017
Issue: 21
Volume: 14
0 . 4 7 5
JCR@2017
0 . 8 0 0
JCR@2023
ESI HC Threshold:177
JCR Journal Grade:4
CAS Journal Grade:4
Cited Count:
SCOPUS Cited Count: 2
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 0
Affiliated Colleges: