Indexed by:
Abstract:
This paper presents a novel 128-point FFT processor developed primarily for the application in a MB-OFDM based UWB system,in which a N=4*4* 4*2 algorithm was exploited. A radix-22 unit and a radix-2 2 /2 unit form the two-stage pipelined architecture. The parallel butterfly unit enhances the processing speed efficiently. Moreover, a unique butterfly both shared by radix-22 and radix-2 is proposed to save the silicon area. The feedback loop in butterfly units is used to avoid storing the data into the RAM at every clock. The design was carried out in the SMIC 0.25-um five-metal layer BiCMOS technology. Clock rate at 66M Hz has been achieved. © 2006 IEEE.
Reprint 's Address:
Email:
Source :
ICSICT-2006: 2006 8th International Conference on Solid-State and Integrated Circuit Technology, Proceedings
Year: 2006
Page: 1957-1959
Language: English
Affiliated Colleges:
操作日志
管理员 2024-09-16 23:34:26 更新被引
管理员 2024-08-13 13:07:25 更新被引
管理员 2024-08-11 18:55:15 更新被引
管理员 2020-11-20 12:42:51 创建